DocumentCode :
2079736
Title :
Integrated FPGA based ASIC design on error code correction counter for UPS telecommunication
Author :
Kuo, Jian-Long ; Tsai, Chin-Chin ; Lai, L.F. ; Chen, T.J. ; Ding, T.W.
Author_Institution :
Dept. of Electr. Eng., Chang-Gung Univ., Tao-Yuan, Taiwan
Volume :
2
fYear :
2001
fDate :
22-25 Oct. 2001
Firstpage :
512
Abstract :
The paper presents a hybrid error code correction counter suitable for the UPS telecommunication with three different signal specifications. Based on the FPGA implementation, the required functional blocks can be partitioned and designed as follows: pulse combination, serial to parallel data transfer, one frame latching, combination logic to serial pulse generation, MPU based one second pulse generation, asynchronous counter with asynchronous clear. Through systematic integration as described in this paper, the error code correction counter can be successfully designed. It is believed that the associated implementation technique will be applicable to the research and development of the tester technology on the UPS telecommunication.
Keywords :
application specific integrated circuits; digital integrated circuits; error correction codes; field programmable gate arrays; telecommunication power supplies; uninterruptible power supplies; error code correction counter; integrated FPGA based ASIC design; telecommunication UPS; Application specific integrated circuits; Counting circuits; Error correction codes; Field programmable gate arrays; Logic design; Production; Pulse generation; Signal analysis; Testing; Uninterruptible power systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics and Drive Systems, 2001. Proceedings., 2001 4th IEEE International Conference on
Print_ISBN :
0-7803-7233-6
Type :
conf
DOI :
10.1109/PEDS.2001.975370
Filename :
975370
Link To Document :
بازگشت