• DocumentCode
    20800
  • Title

    Layout Synthesis and Loop Parameter Optimization of a Low-Jitter All-Digital Pixel Clock Generator

  • Author

    Wooseok Kim ; Jaejin Park ; Hojin Park ; Deog-Kyoon Jeong

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Inter-Univ. Semicond. Res. Center, Seoul Nat. Univ., Seoul, South Korea
  • Volume
    49
  • Issue
    3
  • fYear
    2014
  • fDate
    Mar-14
  • Firstpage
    657
  • Lastpage
    672
  • Abstract
    This paper presents a dual-loop ADPLL suitable for video pixel clock generation. The dual-loop architecture where a fast subloop works as a DCO inside a main loop is chosen since it can efficiently suppress the ring oscillator phase noise. In order to satisfy a wide tuning range and fine resolution requirements in the pixel clock PLL, the TDC and DCO with two-step and bottom-up control are employed. An s-domain model is utilized to tune the loop parameters so that the dual-loop PLL has the optimum jitter performance. The measurement results match well with the proposed s-domain model and clearly show the effectiveness of the dual loop in suppressing the phase noise of the DCO. We propose a new cell-based layout technique to avoid performance degradation during automatic placement and routing, which is compatible with the conventional digital design environment. A chip that occupies 0.032 mm2 has been fabricated in the 28-nm CMOS technology. The synthesized DCO shows 1.7-LSB DNL which is close to a full-custom layout. The rms integrated jitter is only 15 ps at 250 MHz, even though PLL operates at the extremely low input frequency of 100 kHz. Power consumption is 3.1 mW at 250 MHz with a 1.0-V supply.
  • Keywords
    CMOS digital integrated circuits; clocks; digital phase locked loops; integrated circuit layout; jitter; phase noise; voltage-controlled oscillators; CMOS technology; DCO; TDC; VCO; bottom-up control; cell-based layout technique; digital design environment; dual-loop ADPLL; dual-loop architecture; frequency 250 MHz; layout synthesis; loop parameter optimization; loop parameter tuning; low-jitter all-digital pixel clock generator; pixel clock PLL; power 3.1 mW; ring oscillator phase noise suppression; s-domain model; size 28 nm; two-step control; video pixel clock generation; voltage 1.0 V; Clocks; Computer architecture; Jitter; Microprocessors; Phase locked loops; Phase noise; Ring oscillators; All-digital PLL; DCO linearity; automatic placement and routing (auto P&R); cell-based; dual-loop PLL; long-term jitter; pixel clock generator (PCG); synthesizable PLL;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2014.2298455
  • Filename
    6757001