Title :
Fast and accurate activity evaluation in multipliers
Author :
Tisserand, Arnaud
Author_Institution :
LIRMM, Univ. Montpellier 2, Montpellier
Abstract :
This article reports the first results on fast and accurate power evaluation in arithmetic operators. The proposed method uses two steps: 1) accurate useful activity evaluation, 2) fast glitching activity estimation. The first step is based on circuit emulation using FPGA. Activity counters are inserted into the low-level description of the evaluated operator. The modified description is synthesized and downloaded into the FPGA. The operator activity behavior is emulated on the FPGA using large test vectors. The useful activity values accumulated in the FPGA are transferred to the computer. The second step uses the formal model we proposed in for glitching activity estimation. The complete method is demonstrated on basic multipliers.
Keywords :
estimation theory; field programmable gate arrays; multiplying circuits; activity evaluation; arithmetic operators; circuit emulation; fast glitching activity estimation; field programmable gate array; multipliers; power evaluation; Adders; Circuit simulation; Delay; Digital arithmetic; Digital signal processing; Emulation; Energy consumption; Field programmable gate arrays; Power system modeling; Signal processing algorithms;
Conference_Titel :
Signals, Systems and Computers, 2008 42nd Asilomar Conference on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
978-1-4244-2940-0
Electronic_ISBN :
1058-6393
DOI :
10.1109/ACSSC.2008.5074510