DocumentCode :
2080444
Title :
A gate-matrix oriented partitioning approach for multilevel logical networks
Author :
Huentemann, Frank H. ; Baitinger, Utz G.
Author_Institution :
Inst. fur Tech. der Informationsverarbeitung, Karlsruhe Univ., Germany
fYear :
1990
fDate :
12-15 Mar 1990
Firstpage :
327
Lastpage :
331
Abstract :
A novel approach for gate-matrix synthesis starting from an EDIF logical network description is presented. The networks are automatically decomposed into gate-matrix `macrocells´ with approximately equal layout area using a very effective algorithm, which is adapted to the layout topology, featuring simultaneous module placement in conjunction with a new reliable module area estimation technique. Dramatic improvements in overall layout generation time and layout area are achieved; area savings are significantly higher than previously reported
Keywords :
circuit layout CAD; logic CAD; EDIF logical network description; gate-matrix oriented partitioning; layout area; layout topology; macrocells; module placement; multilevel logical networks; CMOS technology; Catalogs; Circuits; Design automation; Libraries; Logic design; Logic gates; Network synthesis; Network topology; Process design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
Type :
conf
DOI :
10.1109/EDAC.1990.136668
Filename :
136668
Link To Document :
بازگشت