DocumentCode :
2080699
Title :
On the fault coverage of delay fault detecting tests
Author :
Pramanic, Ankan K. ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1990
fDate :
12-15 Mar 1990
Firstpage :
334
Lastpage :
338
Abstract :
Existing methodologies for determining gate delay fault coverages are shown to have certain deficiencies. A new and more realistic delay model is presented with the ultimate goal of ensuring error-free circuit operation through obtaining true fault coverages that extend upto the actual slacks. Methods are given that achieve such coverages when possible. Results of experiments performed to evaluate the practical benefits of the proposed methods over previous approaches are given. The proposed method based on varying the sampling time of the circuit outputs during testing is seen to produce very high delay fault coverages upto the actual circuit slacks, as opposed to methods based on fixed output sampling times
Keywords :
delays; fault location; logic testing; delay fault detecting tests; delay model; error-free circuit operation; fault coverage; fixed output sampling times; logic testing; sampling time; Circuit faults; Circuit testing; Cities and towns; Clocks; Computer errors; Delay estimation; Electrical fault detection; Fault detection; Propagation delay; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
Type :
conf
DOI :
10.1109/EDAC.1990.136669
Filename :
136669
Link To Document :
بازگشت