Title :
Electrical design rule checker for core and block based ASIC designs
Author :
Immaneni, Venkata ; Puffer, David
Author_Institution :
Intel Corp., Chandler, AZ, USA
Abstract :
Due to the complexity of ASIC (application-specific integrated circuit) designs, especially those containing core or block cells, it is necessary to perform automated design-rule checking on a netlist. An electrical design rule checker (EDRC) developed to perform design rule checks for conventional standard cells as well as core and block cells is described. Intel uses this tool as a part of accepting a netlist during the transfer of the design from the customer. The electrical design rule checker is described, with special emphasis on the core and block cell-specific checks
Keywords :
application specific integrated circuits; cellular arrays; circuit CAD; ASIC designs; automated design-rule checking; block cells; cell-specific checks; core cells; electrical design rule checker; netlist; standard cells; Accidents; Application specific integrated circuits; Microprocessors; Optical design; Packaging; Pins; Process design; Silicon; Standards development; Testing;
Conference_Titel :
ASIC Seminar and Exhibit, 1989. Proceedings., Second Annual IEEE
Conference_Location :
Rochester, NY
DOI :
10.1109/ASIC.1989.123204