DocumentCode :
2081769
Title :
A comparison of recursive and repetitive models of recursive hardware structures
Author :
Ashenden, Peter J.
Author_Institution :
Dept. of Comput. Sci., Adelaide Univ., SA, Australia
fYear :
1994
fDate :
1-4 May 1994
Firstpage :
80
Lastpage :
89
Abstract :
This paper examines techniques for developing VHDL descriptions of recursive hardware structures, using recursive and repetitive component instantiations. A fat tree interconnection network is examined as an example of a recursive hardware structure. The recursive description is easier to develop, and more clearly express the structure, making it easier to understand. The main difficulty in developing repetitive structures lies in devising a way of interconnecting the basic components comprising the structure. It is shown that the difficulties result from fundamental language design decisions made in VHDL, and that it is not appropriate to modify the language to avoid the difficulties. Hence, in general, the recursive style is preferred over the repetitive style for describing recursive hardware structures
Keywords :
circuit CAD; multiprocessor interconnection networks; specification languages; VHDL descriptions; fat tree interconnection network; language design decisions; recursive description; recursive hardware structure; recursive hardware structures; repetitive models; Computer science; Hardware design languages; Integrated circuit interconnections; Joining processes; LAN interconnection; Multiprocessor interconnection networks; Shift registers; Signal processing; Signal synthesis; Tree data structures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VHDL International Users Forum. Spring Conference, 1994. Proceedings of
Conference_Location :
Oakland, CA
Print_ISBN :
0-8186-6215-8
Type :
conf
DOI :
10.1109/VIUF.1994.323962
Filename :
323962
Link To Document :
بازگشت