DocumentCode :
2082413
Title :
A New Hardware & Software Co-Design of JPEG2000 Encoder
Author :
Zhang, Zhe ; Cao, Peng ; Chen, Hu
Author_Institution :
Sch. of Electron. Sci. & Eng., Southeast Univ., Nanjing, China
fYear :
2009
fDate :
17-19 Oct. 2009
Firstpage :
1
Lastpage :
4
Abstract :
The discrete wavelet transform (DWT) and the embedded block coding with optimized truncation (EBCOT) account for most of the workload in JPEG2000 encoding. This paper presents a new hardware & software co-design that improves the JPEG2000 encoder´s performance while keeping its flexibility by replacing the DWT and the EBCOT with hardware accelerators. In order to further improve the performance, the DWT and the EBCOT are integrated with each other to achieve more efficient parallelism of the JPEG2000 coprocessor. The experiment was done on the Altera Stratix II FPGA development board. The experimental results show that this approach can achieve 72% reduction in total encoding time by replacing the two software modules with hardware modules. Considering the code flow between the DWT and EBCOT and integrating them, this approach can achieve extra 16% saving.
Keywords :
coprocessors; data compression; discrete wavelet transforms; hardware-software codesign; image coding; transform coding; Altera Stratix II FPGA development board; DWT; EBCOT; JPEG2000 coprocessor; JPEG2000 encoder; discrete wavelet transform; embedded block coding with optimized truncation; hardware accelerators; hardware/software co-design; Discrete wavelet transforms; Field programmable gate arrays; Hardware; Image coding; Quantization; Software algorithms; Software performance; Streaming media; Tiles; Transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing, 2009. CISP '09. 2nd International Congress on
Conference_Location :
Tianjin
Print_ISBN :
978-1-4244-4129-7
Electronic_ISBN :
978-1-4244-4131-0
Type :
conf
DOI :
10.1109/CISP.2009.5301379
Filename :
5301379
Link To Document :
بازگشت