Title :
A 1.6-to-3.2/4.8 GHz dual-modulus injection-locked frequency multiplier in 0.18μm digital CMOS
Author :
Zhang, Lin ; Karasiewicz, David ; Cifctioglu, Berkehan ; Wu, Hui
Author_Institution :
Dept. of Electr. & Comput. Eng., Rochester Univ., Rochester, NY
fDate :
June 17 2008-April 17 2008
Abstract :
This paper proposes a variable-modulus injection-locked frequency multiplier for better harmonic suppression. It is more suitable for fully-integrated implementation using low-Q on-chip inductors in digital CMOS than conventional approaches. A prototype dual-modulus frequency doubler/tripler with 1.6 GHz input and 3.2 GHz/4.8 GHz output is implemented in a 0.18 mum standard digital CMOS. At 5% locking range, the doubler mode achieves fundamental suppression of 42 dB with 2.2 mW power consumption from 1 V supply; while the tripler mode achieves 40 dB suppression at the fundamental and 32 dB at the second harmonic, with 3.7 mWpower consumption from 1 V supply. Good phase noise performance is achieved for both doubler and tripler modes.
Keywords :
CMOS digital integrated circuits; frequency multipliers; harmonics suppression; phase noise; digital CMOS; dual-modulus injection-locked frequency multiplier; frequency 1.6 GHz to 4.8 GHz; harmonic suppression; low-Q on-chip inductors; phase noise; variable-modulus injection-locked frequency multiplier; CMOS technology; Clocks; Energy consumption; Frequency; Harmonics suppression; Phase noise; Power generation; Power harmonic filters; Topology; Voltage-controlled oscillators;
Conference_Titel :
Radio Frequency Integrated Circuits Symposium, 2008. RFIC 2008. IEEE
Conference_Location :
Atlanta, GA
Print_ISBN :
978-1-4244-1808-4
Electronic_ISBN :
1529-2517
DOI :
10.1109/RFIC.2008.4561469