DocumentCode :
2083251
Title :
An improved layout verification algorithm (LAVA)
Author :
Abadir, Magdy S. ; Ferguson, Jack
Author_Institution :
MCC CAD Program, Austin, TX, USA
fYear :
1990
fDate :
12-15 Mar 1990
Firstpage :
391
Lastpage :
395
Abstract :
The correctness of a VLSI circuit layout can be verified by comparing the netlist extracted from the layout with the specification netlist. Ebeling and Zajicek (1983) showed that this problem can be solved by utilizing known techniques for solving the classical graph isomorphism problem. The authors present an improved algorithm for solving the graph isomorphism problem associated with layout verification. This algorithm takes advantage of the bipartite nature of the graphs associated with the layout verification problem. The sum of the improvements in this algorithm tends to relieve the memory-intensive problems and accelerate the process
Keywords :
VLSI; circuit layout CAD; VLSI circuit layout; bipartite nature; correctness; graph isomorphism problem; layout verification algorithm; netlist; Acceleration; Circuit simulation; Costs; Iterative algorithms; Lifting equipment; Partitioning algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
Type :
conf
DOI :
10.1109/EDAC.1990.136679
Filename :
136679
Link To Document :
بازگشت