DocumentCode :
2083384
Title :
BEM employing Taylor expansion for modelling complex PCB layout
Author :
Milsom, R.F. ; Scott, K.J. ; Yule, A.T.
Author_Institution :
Philips Res. Lab., Redhill, UK
fYear :
1994
fDate :
12-14 Apr 1994
Firstpage :
339
Lastpage :
342
Abstract :
A method for extending an existing quasi-static BEM electromagnetic solver to extremely large problems has been presented in outline. The method uses low order Taylor series expansions for the fields, and this allows a reduction in the memory required for compression of the equivalent circuit generated from order N2 to order N, where N is the number of boundary elements into which the conductor surfaces are sub-divided. The complete analysis separates into distinct inductance and capacitance problems. The new extension to the method has been prototyped successfully using a very large, but otherwise simple capacitance problem. However, it may still be concluded that the method will be effective and accurate for real applications. Circuit compression had previously been shown to reduce the CPU requirement by orders of magnitude without significant loss of accuracy. The extension described here greatly reduces the memory required for this compression when the problem is very large, but at some cost in speed
Keywords :
boundary-elements methods; circuit analysis computing; circuit layout CAD; electromagnetic compatibility; equivalent circuits; printed circuit design; series (mathematics); BEM; CPU requirement; EMC; PCB layout modelling; Taylor series expansions; boundary elements; capacitance problem; circuit compression; conductor surfaces; equivalent circuit; inductance problem; quasi-static BEM electromagnetic solver;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Computation in Electromagnetics, 1994. Second International Conference on
Conference_Location :
London
Print_ISBN :
0-85296-609-1
Type :
conf
DOI :
10.1049/cp:19940086
Filename :
324053
Link To Document :
بازگشت