DocumentCode :
2083766
Title :
GrainFlow: Enable data plane innovation at per-bit level
Author :
Zhongjin Liu ; Yong Li ; Bo Cui ; Li Su ; Depeng Jin ; Lieguang Zeng
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing, China
fYear :
2013
fDate :
9-13 June 2013
Firstpage :
3587
Lastpage :
3591
Abstract :
Data plane programmability is regarded as an essential feature of future Internet. However, the flexibility of programmability has not been carefully considered. We present GrainFlow, a hardware-based packet processing platform supporting customization on every header bit´s processing and adapting to packet header length variation. We evaluate GrainFlow on a Virtex-5 FPGA board. Experiment results show that users can flexibly redefine the data plane with only 10-20 rules and data plane forwarding rate can achieve wire-speed with acceptable latency increase.
Keywords :
Internet; field programmable gate arrays; protocols; GrainFlow; Virtex-5 FPGA board; data plane innovation; data plane programmability; future Internet; hardware-based packet processing platform; packet header length variation; per-bit level; Decision support systems; Next generation networking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications (ICC), 2013 IEEE International Conference on
Conference_Location :
Budapest
ISSN :
1550-3607
Type :
conf
DOI :
10.1109/ICC.2013.6655108
Filename :
6655108
Link To Document :
بازگشت