Title :
Low-complexity high-performance LDPC decoder for CMMB
Author :
Tan, Taiqiu ; Li, Yubai ; Wu, Chang
Author_Institution :
DSP Lib, School of Communication and Information Engineering, University of Electronic Science and Technology of China, Chengdu, China
Abstract :
A low-complexity semi-parallel low density parity check (LDPC) decoder for China Mobile Multimedia Broadcasting (CMMB) system is designed based on the structure of LDPC codes. The designed decoder utilizes turbo decoding message passing algorithm. A new memory compressing strategy for message updating was proposed, which can reduce more than 50% memories. By using them appropriately, two different code rates can reuse memories without increasing any hardware resource. The decoder is implemented on FPGA of Altera Stratix II. The throughput of the LDPC decoder is up to 40Mbps under CMMB work point, which can fulfill the request of real time decoding.
Keywords :
Algorithm design and analysis; Decoding; Engines; Message passing; Parity check codes; Random access memory; Throughput; CMMB; LDPC; memory compressing; message passing; storage;
Conference_Titel :
Information Science and Engineering (ICISE), 2010 2nd International Conference on
Conference_Location :
Hangzhou, China
Print_ISBN :
978-1-4244-7616-9
DOI :
10.1109/ICISE.2010.5688606