Title :
Accelerated test pattern generation by cone-oriented circuit partitioning
Author :
Grüning, T. ; Mahlstedt, U. ; Daehn, W. ; Özcan, C.
Author_Institution :
Inst. fur Theor. Elektrotech., Hannover Univ., Germany
Abstract :
An efficient cone oriented circuit partitioning method is presented, which significantly speeds up automatic test pattern generation for combinational circuits. The advantages gained by the proposed partitioning method are based on the increase in the number of dominators in the circuit graph. In contrast to conventional ATPG working on the unpartitioned circuit test generation is less time consuming now and redundancies can often be identified without any backtracks. Experimental results illustrate the superiority of the cone oriented partitioning approach. Independent of the underlying ATPG algorithm the cone oriented partitioning results on average in a performance increase by more than a factor of 2
Keywords :
circuit layout CAD; combinatorial circuits; logic testing; accelerated test pattern generation; circuit graph; combinational circuits; cone-oriented circuit partitioning; dominators; performance; Automatic test pattern generation; Circuit faults; Circuit testing; Combinational circuits; Life estimation; Partitioning algorithms; Search problems; Sequential analysis; Sequential circuits; Test pattern generators;
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
DOI :
10.1109/EDAC.1990.136684