DocumentCode :
2086323
Title :
Current bias testing of differential circuits
Author :
Phillips, P. ; Patel, K. ; Monzel, J. ; Reohr, W. ; Beh, C. ; Radke, C.
Author_Institution :
IBM, Hopewell Junction, NY, USA
fYear :
1991
fDate :
12-15 May 1991
Abstract :
It is noted that differential circuits are prone to a class of faults that reduce the signal between the two outputs without causing a stuck fault or delay. The authors examine the addition of test bias circuits to aid testing of these faults. In particular, the application of current biasing to memory circuits is considered. It is shown that the main benefit of biasing application is the detection of defects that reduce noise margin. Other substantial benefits are transforming some delay defects into stuck-at faults, greatly increasing the product quality, and reducing the need for an expensive high-performance test
Keywords :
bipolar integrated circuits; differential amplifiers; emitter-coupled logic; logic testing; ECL; current bias testing; delay defects; differential circuits; memory circuits; noise margin reducing faults; stuck-at faults; test bias circuits; Circuit faults; Circuit noise; Circuit testing; Delay; Integrated circuit noise; Logic circuits; Noise reduction; Phase noise; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1991., Proceedings of the IEEE 1991
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0015-7
Type :
conf
DOI :
10.1109/CICC.1991.164095
Filename :
164095
Link To Document :
بازگشت