Title :
Reducing power dissipation in pipelined accumulators
Author :
Cardarilli, Gian Carlo ; Nannarelli, Alberto ; Re, Marco
Author_Institution :
Dept. of Electron. Eng., Univ. of Rome Tor Vergata, Rome
Abstract :
Fast accumulation is required for units such as direct digital frequency synthesis (DDFS) processors which, together with a digital to analog converter, generate periodic waveforms. In these units, waveforms with high frequency resolution are obtained if the clocking frequency of the digital processor is high (GHz range in today´s technologies). Accumulators necessary for DDFS are then deeply pipelined down to the bit-level with two main consequences: high power dissipation, due to the large number of latches/flip-flops, and large latency dependent on the granularity of the applied pipelining. In this work, we address the two issues of reducing the power dissipation in the accumulator by applying selective clock gating, and reducing the accumulation latency by pipelining the adder to adapt the delay of the carry-chain to the necessary clock period.
Keywords :
digital-analogue conversion; direct digital synthesis; applied pipelining granularity; digital to analog converter; direct digital frequency synthesis processors; fast accumulation; pipelined accumulators; power dissipation reduction; Adders; Clocks; Delay; Dynamic range; Energy consumption; Frequency conversion; Frequency synthesizers; Pipeline processing; Power dissipation; Table lookup;
Conference_Titel :
Signals, Systems and Computers, 2008 42nd Asilomar Conference on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
978-1-4244-2940-0
Electronic_ISBN :
1058-6393
DOI :
10.1109/ACSSC.2008.5074803