Title :
A Full TCAD simulation and 3D parasitic capacitances extraction in 90nm NAND flash memories
Author :
Postel-Pellerin, J. ; Canet, P. ; Lalande, F. ; Bouchakour, R. ; Postel-Pellerin, J. ; Jeuland, F. ; Bertello, B. ; Villard, B.
Author_Institution :
IM2NP CNRS, Aix-Marseille Univ., France
Abstract :
In this paper we propose a way to study the degradation mechanism of ¿inhibited¿ cells during the cycling of ¿selected¿ cells in 90 nm NAND Flash memories. This degradation is a main issue in NAND Flash memories reliability. To explain this degradation, we first develop a 2D TCAD cell simulation to watch attentively what happens in the channel where measurements are impossible. Some phenomena are shown here which could begin to explain what occurs. Because of continual shrinking, coupling capacitances between cells in the array have a significant impact on the cell behaviour. The previous simulation can be completed by taking into account these 3D parasitic capacitances which have been extracted in a second time.
Keywords :
NAND circuits; flash memories; technology CAD (electronics); 3D parasitic capacitances extraction; NAND flash memories; continual shrinking; coupling capacitances; full TCAD simulation; memories reliability; size 90 nm; Boosting; Degradation; Electric variables measurement; Electrostatic measurements; Memory architecture; Parasitic capacitance; Performance evaluation; Polarization; Threshold voltage; Watches;
Conference_Titel :
Non-Volatile Memory Technology Symposium, 2008. NVMTS 2008. 9th Annual
Conference_Location :
Pacific Grove, CA
Print_ISBN :
978-1-4244-3659-0
Electronic_ISBN :
978-1-4244-2411-5
DOI :
10.1109/NVMT.2008.4731200