Title :
Hierarchical DFT with Combinational Scan Compression, Partition Chain and RPCT
Author :
Srinivasan, Prakash ; Farrell, Ronan
Author_Institution :
Inst. of Microelectron. & Wireless Syst., Nat. Univ. of Ireland, Maynooth, Ireland
Abstract :
Modular and hierarchical based test architecture are the two of the most common testing techniques used in complex SoC designs. However, modular test architectures uses an expensive (in terms of silicon area) test wrapper around each block. On the other hand hierarchical test architecture requires additional effort at block level to isolate each block from surrounding blocks and a TAM to perform scan compression. In this paper, we analyze the limitations of the modular test architecture. Based on the analysis, we propose a test plan for hierarchical test architecture by integrating partition chain, combinational scan compression and (RPCT) reduced pin count test. Experimental results show that approximately 50% of DFT area can be reduced using the partition chain as compared to standard test wrapper. It also demonstrates the feasibility of the proposed test plan using a commercial ATPG tool.
Keywords :
automatic test pattern generation; boundary scan testing; design for testability; integrated circuit testing; logic design; system-on-chip; ATPG; RPCT; SoC designs; combinational scan compression; hierarchical design for testability; hierarchical test architecture; modular test architectures; partition chain; test wrapper; Automatic test pattern generation; Computer architecture; Discrete Fourier transforms; Logic gates; Pins; System-on-a-chip;
Conference_Titel :
VLSI (ISVLSI), 2010 IEEE Computer Society Annual Symposium on
Conference_Location :
Lixouri, Kefalonia
Print_ISBN :
978-1-4244-7321-2
DOI :
10.1109/ISVLSI.2010.59