DocumentCode :
2090096
Title :
SystemC and the future of design languages: opportunities for users and research
Author :
Martin, Grant
fYear :
2003
fDate :
8-11 Sept. 2003
Firstpage :
61
Lastpage :
62
Abstract :
There has been a lot of discussion, and a lot of confusion, about the various existing and new design languages recently. SystemC, SystemVerilog, Verilog-2005, e, Vera, PSL/Sugar, UML, analogue and mixed-signal versions of Verilog and VHDL make the world a veritable alphabet soup. This paper briefly looks at the evolving world of design languages from a SystemC perspective. Although a design "language war" may seem imminent, there are strong prospects for peaceful coexistence between languages, and flows that connect them together. And such flows give tremendous opportunities for users of languages to significantly improve their methodologies. In addition, the needs of advanced system and system-on-chip (SoC) design turn up a number of interesting research opportunities for those involved in language-based design. The paper finishes by covering some of these methodology and research possibilities, including those opened up by further evolution in SystemC to include SW task and OS scheduler modelling.
Keywords :
hardware description languages; specification languages; systems analysis; OS scheduler modelling; PSL/Sugar; SW task modelling; SoC design; SystemC design language; SystemVerilog; UML; VHDL; Vera; Verilog-2005; Context modeling; Hardware design languages; Integrated circuit modeling; Job shop scheduling; Operating systems; Scheduling algorithm; Software standards; Sugar industry; System-on-a-chip; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design, 2003. SBCCI 2003. Proceedings. 16th Symposium on
Print_ISBN :
0-7695-2009-X
Type :
conf
DOI :
10.1109/SBCCI.2003.1232807
Filename :
1232807
Link To Document :
بازگشت