DocumentCode :
2090502
Title :
Use of μLoop™ to monitor device specific issues in-line at 65 nm and 90 nm nodes
Author :
Liu, Hermes ; Yeh, J.H. ; Tsai, Mingsheng ; Wang, Kirin ; Lin, Jeff ; Wang, Chung-Ming ; Chang, Jonathan ; Zhao, Joe
Author_Institution :
Central Res. Dev., United Microelectron. Corp., Tainan, Taiwan
fYear :
2005
fDate :
13-15 Sept. 2005
Firstpage :
249
Lastpage :
252
Abstract :
As the IC industry embarks on a new process development, a short yield ramp cycle is crucial but challenging. Significant time and resources were consumed identifying yield limiting issues and finding the root causes to fix them. This paper describes the development and application of a yield enhancement methodology that identifies process challenging layout patterns and reduces process integration learning cycle time at both 65 nm and 90 nm technology nodes. This novel in-line method enables fabless companies to design test structures derived directly from actual product layout, and it helps the foundry to find killer defects quickly.
Keywords :
design engineering; foundries; integrated circuit layout; integrated circuit testing; integrated circuit yield; nanotechnology; process monitoring; μLoop™; IC industry; process development; process integration learning cycle time; product layout patterns; yield enhancement methodology; yield ramp cycle; Field programmable gate arrays; Foundries; Inspection; Joining processes; Logic; Microelectronics; Monitoring; Testing; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing, 2005. ISSM 2005, IEEE International Symposium on
Print_ISBN :
0-7803-9143-8
Type :
conf
DOI :
10.1109/ISSM.2005.1513348
Filename :
1513348
Link To Document :
بازگشت