Title :
Arithmetic-oriented multiple-valued logic-in-memory VLSI based on current-mode logic
Author :
Kaeriyama, Shunichi ; Hanyu, Tak Ahiro ; Kameyama, Michitaka
Author_Institution :
Dept. of Comput. & Math. Sci., Tohoku Univ., Sendai, Japan
Abstract :
A new logic-in-memory architecture, in which storage elements are distributed over a current-mode logic-circuit plane by the use of floating-gate MOS transistors, is proposed to realize a compact arithmetic VLSI system. Since not only a storage function but also a voltage-mode linear summation and a voltage-to-current conversion are merged into a single floating-gate MOS transistor, the logic-in-memory VLSI becomes very compact with a high-performance capability. As an example, it is demonstrated that the effective chip area of the proposed four-valued current-mode full adder is reduced to 5% under the same switching speed in comparison with the corresponding binary CMOS implementation
Keywords :
current-mode logic; digital arithmetic; memory architecture; multivalued logic circuits; compact arithmetic VLSI; current-mode logic-circuit; logic-in-memory architecture; multiple-valued logic-in-memory; Circuits; Logic; MOSFETs; Very large scale integration; Virtual colonoscopy;
Conference_Titel :
Multiple-Valued Logic, 2000. (ISMVL 2000) Proceedings. 30th IEEE International Symposium on
Conference_Location :
Portland, OR
Print_ISBN :
0-7695-0692-5
DOI :
10.1109/ISMVL.2000.848655