Title :
Implementation of sub-10 ns serial access mode to a standard 64-Mb DRAM
Author :
Watanabe, Yohji ; Tsuchida, Kenji ; Oowaki, Yukihito ; Takashima, Daisaburo ; Ohta, Masako ; Nakano, Hiroaki ; Watanabe, Shigeyoshi ; Ohuchi, Kazunori
Author_Institution :
Toshiba Corp., Kawasaki, Japan
Abstract :
Presents a simple architecture achieving high-speed serial read/write operations as an additional function mode for low-cost standard DRAMs (dynamic random-access memories). In the architecture, an on-chip double-bank interleaved data processing scheme is coupled with a preceding column selecting method, and consequently a twice-higher bandwidth than that in a conventional fast-page mode can be obtained with a few extra circuits. Implementing the architecture on an experimental 64-Mb DRAM, sub-10-ns serial access has been demonstrated with only a 3% area penalty
Keywords :
DRAM chips; VLSI; memory architecture; 64 Mbit; DRAMs; architecture; area penalty; double-bank interleaved data processing scheme; function mode; preceding column selecting method; serial access mode; serial read/write operations; Application specific integrated circuits; Bandwidth; Clocks; Content addressable storage; Coupling circuits; Data processing; Interleaved codes; Personal communication networks; Random access memory; Timing;
Conference_Titel :
Custom Integrated Circuits Conference, 1991., Proceedings of the IEEE 1991
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0015-7
DOI :
10.1109/CICC.1991.164119