DocumentCode :
2090889
Title :
State assignment of controllers for optimal area implementation
Author :
Saucier, Gabriele ; Duff, Christopher ; Poirot, Franck
Author_Institution :
Inst. Nat. Polytech./CSI, Grenoble, France
fYear :
1990
fDate :
12-15 Mar 1990
Firstpage :
547
Lastpage :
551
Abstract :
The state assignment of controllers presented aims at preparing further minimizations of the next-state and output logic implementation on standard cells. This is done by detecting situations in the control flowgraph leading to these further minimizations, deducing constraints on the state assignment and finding a solution on the hypercube satisfying them. The originality of this paper is to propose situations minimizing both the gate area and the wiring area. For this purpose, full collapsing product term constraints are defined and are respected first. In a second step, constraints leading to factorizations are respected as long as they do not prevent the previous factorizations. Results on global area decrease are given on controller benchmarks
Keywords :
controllers; logic CAD; state assignment; constraints; controllers; gate area; optimal area implementation; output logic implementation; state assignment; wiring area; CMOS technology; Design optimization; Encoding; Equations; Hypercubes; Logic; Merging; Minimization; Optimal control; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990., EDAC. Proceedings of the European
Conference_Location :
Glasgow
Print_ISBN :
0-8186-2024-2
Type :
conf
DOI :
10.1109/EDAC.1990.136707
Filename :
136707
Link To Document :
بازگشت