DocumentCode :
2090936
Title :
Accurate Asynchronous Network-on-Chip Simulation Based on a Delay-Aware Model
Author :
Onizawa, Naoya ; Funazaki, Tomoyoshi ; Matsumoto, Atsushi ; Hanyu, Takahiro
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai, Japan
fYear :
2010
fDate :
5-7 July 2010
Firstpage :
357
Lastpage :
362
Abstract :
A performance-evaluation simulator, such as a cycle-accurate simulator, is a key tool for exploring appropriate asynchronous Network-on-Chip (NoC) architectures in early stages of VLSI design, but its accuracy is insufficient in practical VLSI implementation. In this paper, a highly accurate performance-evaluation simulator based on a delay-aware model is proposed for implementing an appropriate asynchronous NoC system. While the unit delay between circuit blocks at every pipeline stage is constant in the conventional cycle-accurate simulator, which causes poor accuracy, the unit delay between circuit blocks in the proposed approach is determined independently by its desirable logic function. The use of this ”delay-aware” model makes it accurate to simulate asynchronous NoC systems. As a design example, a 16-core asynchronous Spider on NoC system is simulated by the conventional cycle-accurate and the proposed simulator whose results, such as latency and throughput, are validated with a highly precise transistor-level simulation result. As a result, the proposed simulator achieves almost the same accuracy as one of the transistor-level simulators with the simulation speed comparable to the cycle-accurate simulator.
Keywords :
VLSI; asynchronous circuits; circuit simulation; delay circuits; integrated circuit design; network-on-chip; performance evaluation; 16-core asynchronous Spider; VLSI design; asynchronous NoC systems; asynchronous network-on-chip architectures; asynchronous network-on-chip simulation; circuit blocks; cycle-accurate simulator; delay-aware model; performance-evaluation simulator; pipeline stage; transistor-level simulators; Accuracy; Analytical models; Computer architecture; Delay; Integrated circuit modeling; Routing; System-on-a-chip; Asynchronous Circuits; Network-on-Chip; Quasi Delay Insensitive; System-on-a-Chip; circuit analysis computing; integrated circuit interconnections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2010 IEEE Computer Society Annual Symposium on
Conference_Location :
Lixouri, Kefalonia
Print_ISBN :
978-1-4244-7321-2
Type :
conf
DOI :
10.1109/ISVLSI.2010.45
Filename :
5572802
Link To Document :
بازگشت