Title :
ReCoNet: modeling and implementation of fault tolerant distributed reconfigurable hardware
Author :
Haubelt, Christian ; Koch, Dirk ; Teich, Jürgen
Author_Institution :
Dept. of Comput. Sci. 12, Erlangen-Nurnberg Univ., Erlangen, Germany
Abstract :
Recent research was mainly focused on the OS support for a single reconfigurable chip. This paper presents a general approach to manage fault tolerant distributed reconfigurable hardware. In order to run such a system, three basic tasks must be implemented: (i) rerouting to compensate line errors, (ii) rebinding to compensate node failures, and (iii) hardware reconfiguration to allow the optimization of these systems during runtime. This paper proposes first ideas and solutions of these management functions. Furthermore, a prototype implementation consisting of four fully connected FPGAs is presented.
Keywords :
fault tolerant computing; field programmable gate arrays; multiprocessing systems; multiprocessor interconnection networks; network topology; optimisation; reconfigurable architectures; FPGA interconnections; ReCoNet; fault tolerant distributed reconfigurable hardware; hardware reconfiguration; line error compensation; network topology; node failure compensation; online partitioning; rebinding; reconfigurable chip OS support; repartitioning; rerouting; runtime optimization; Automotive engineering; Body area networks; Computer science; Delay; Energy consumption; Fault tolerance; Field programmable gate arrays; Hardware; Operating systems; Prototypes;
Conference_Titel :
Integrated Circuits and Systems Design, 2003. SBCCI 2003. Proceedings. 16th Symposium on
Print_ISBN :
0-7695-2009-X
DOI :
10.1109/SBCCI.2003.1232851