DocumentCode :
2091264
Title :
Precise measurement method of source and drain parasitic resistance and design guideline for scaled MOSFET
Author :
Azuma, A. ; Asamura, T. ; Toyoshima, Y. ; Kakumu, M.
Author_Institution :
Semicond. Device Eng. Lab., Toshiba Corp., Kawasaki, Japan
fYear :
1994
fDate :
7-9 June 1994
Firstpage :
129
Lastpage :
130
Abstract :
Reduction of source and drain parasitic resistance is quite important in scaled-down MOSFETs as channel conductance increases. In particular, extension areas in the source/drain should be focused upon for 0.25 /spl mu/m and below geometry MOSFETs, taking account of salicide application and realization of extremely shallow junctions. However, an accurate evaluation of parasitic resistance of an extension area has not been established since the resistance is dependent upon gate voltage. Therefore, it has been difficult to indicate a design guideline for the extension area, which is the critical issue in achieving high performance scaled MOSFETs. In this paper, a simple method of measuring parasitic resistance which is applicable to the extension area is proposed. By the proposed measurement, spreading resistance and accumulation resistance were accurately evaluated. As a result, an universal drivability-parasitic resistance curve was obtained. Moreover, a design guideline for the extension area on the source/drain has been proposed, based upon the relationship between parasitic resistance and junction depth.<>
Keywords :
electric resistance measurement; insulated gate field effect transistors; semiconductor device testing; 0.25 micron; accumulation resistance; deep submicron devices; design guideline; drain parasitic resistance; extension area; junction depth; measurement method; scaled MOSFET; shallow junctions; source parasitic resistance; spreading resistance; Area measurement; Design engineering; Electrical resistance measurement; Geometry; Guidelines; Laboratories; MOSFET circuits; Semiconductor device measurement; Semiconductor devices; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1994. Digest of Technical Papers. 1994 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-1921-4
Type :
conf
DOI :
10.1109/VLSIT.1994.324423
Filename :
324423
Link To Document :
بازگشت