DocumentCode :
2091736
Title :
A High-Level Mapping Algorithm Targeting 3D NoC Architectures with Multiple Vdd
Author :
Siozios, Kostas ; Anagnostopoulos, Iraklis ; Soudris, Dimitrios
Author_Institution :
Sch. of Electr. & Comput. Eng., Nat. Tech. Univ. of Athens, Athens, Greece
fYear :
2010
fDate :
5-7 July 2010
Firstpage :
444
Lastpage :
445
Abstract :
The communication problem in modern ICs becomes a challenge issue. This paper introduces a high-level mapping algorithm targeting to low-power 3D NoC devices. By appropriately assigning application´s functionalities to layers with different supply voltages we achieve reasonable energy savings and temperature reduction. Additionally, our methodology supports real-time adaption on different traffic scenarios. Experimental results show that energy savings up to 19% are feasible, without any area and delay overhead, as compared to architectures powered by only one supply voltage.
Keywords :
high level synthesis; low-power electronics; network-on-chip; power supply circuits; 3D NoC architectures; high-level mapping algorithm; Computer architecture; Converters; Energy dissipation; MPEG 4 Standard; Optimization; Three dimensional displays; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2010 IEEE Computer Society Annual Symposium on
Conference_Location :
Lixouri, Kefalonia
Print_ISBN :
978-1-4244-7321-2
Type :
conf
DOI :
10.1109/ISVLSI.2010.98
Filename :
5572834
Link To Document :
بازگشت