Title :
Laboratory measurement of voltage drop at an integrated circuit core due to parasitic inductances
Author :
Menke, Robert A.
Author_Institution :
Lexmark Internation, Inc, Lexington, KY, USA
Abstract :
The design of the power distribution systems (PDS) for an integrated circuit limits its performance due to the simultaneous switching noise (SSN) generated by the voltage drop across the system´s parasitic inductances. This paper presents a method to make laboratory measurements that can characterize the instantaneous current draw of a sample integrated circuit (IC). This behavioral model is used in conjunction with a SPICE modeling of the PDS to bound the voltage drop seen at the IC´s core. This characterization can then be used by IC packaging and PCB designers to determine optimum PDS design strategies.
Keywords :
SPICE; inductance; integrated circuit measurement; power supply circuits; IC packaging; SPICE modeling; integrated circuit; integrated circuit core; laboratory measurements; parasitic inductances; power distribution systems; simultaneous switching noise; voltage drop; Current measurement; Integrated circuit measurements; Integrated circuit noise; Laboratories; Noise generators; Power distribution; Power generation; SPICE; Switching circuits; Voltage measurement;
Conference_Titel :
Electromagnetic Compatibility, 2005. EMC 2005. 2005 International Symposium on
Print_ISBN :
0-7803-9380-5
DOI :
10.1109/ISEMC.2005.1513657