DocumentCode :
2099196
Title :
Synthesis of power-optimized and area-optimized circuits from hierarchical behavioral descriptions
Author :
Lakshminarayana, Ganesh ; Jha, Niraj K.
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ, USA
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
439
Lastpage :
444
Abstract :
We present a technique for synthesizing power- as well as area-optimized circuits from hierarchical data flow graphs under throughput constraints. We allow for the use of complex RTL modules, such as FFTs and filters, as building blocks for the RTL circuit, in addition to simple RTL modules such as adders and multipliers. Unlike past techniques in the area, we also customize the complex RTL modules to match the environment in which they find themselves. We present a fast and efficient algorithm for mapping multiple behaviors onto the same RTL module during the course of synthesis, thus allowing our synthesis system to explore previously unexplored regions of the design space. These techniques are at the core of an iterative improvement based approach which can accept temporary degradation in solution quality in its quest for a globally optimal solution. The moves in our iterative improvement procedure explore optimizations along different dimensions such as functional unit selection, resource allocation, resource sharing, resource splitting, and selection and resynthesis of complex RTL modules. These inter-related optimizations are dynamically traded off with each other during the course of synthesis, thus exploiting the benefits that arise from their interaction. The synthesis framework also tackles other related high-level synthesis tasks such as scheduling, clock selection, and V/sub dd/ selection. Experimental results demonstrate that our algorithm produces circuits whose area and power consumption are comparable to or better than those produced using flattened synthesis, within much shorter CPU times. The efficacy of our algorithm in the power-optimization mode is illustrated by the fact that it produces circuits that consume up to 6.7 times less power than area-optimized circuits working at 5 Volts at area overheads not exceeding 50%.
Keywords :
circuit CAD; circuit optimisation; data flow graphs; high level synthesis; RTL modules; clock selection; hierarchical behavioral descriptions; hierarchical data flow graphs; iterative improvement based approach; multiple behaviors; optimized circuits; resource allocation; resource sharing; scheduling; throughput constraints; Adders; Algorithm design and analysis; Circuit synthesis; Filters; Flexible printed circuits; Flow graphs; Iterative algorithms; Iterative methods; Resource management; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724512
Link To Document :
بازگشت