DocumentCode :
2099647
Title :
Automatic generation of assertions for formal verification of PowerPC/sup TM /microprocessor arrays using symbolic trajectory evaluation
Author :
Wang, Li C. ; Abadir, Magdy S. ; Krishnamurthy, Nari
Author_Institution :
Somerset PowerPC Design Center, Motorola Inc., Austin, TX, USA
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
534
Lastpage :
537
Abstract :
For verifying complex sequential blocks such as microprocessor embedded arrays, the formal method of symbolic trajectory evaluation (STE) has achieved great success in the past. Past STE methodology for arrays requires manual creation of "assertions" to which both RTL view and the actual design should be equivalent. In this paper, we describe a novel method to automate the assertion creation process which improves the efficiency and the quality of array verification. Encouraging results on recent PowerPC arrays will be presented.
Keywords :
formal verification; logic testing; parallel processing; PowerPC; array verification; assertion creation process; complex sequential blocks; formal verification; microprocessor arrays; symbolic trajectory evaluation; Boolean functions; Formal verification; Logic arrays; Logic design; Microprocessors; Permission; Power generation; Reduced instruction set computing; Timing; Trademarks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724529
Link To Document :
بازگشت