DocumentCode :
2100169
Title :
Layout techniques for minimizing on-chip interconnect self-inductance
Author :
Massoud, Yehia ; Majors, Steve ; Bustami, Tareq ; White, Jacob
Author_Institution :
Dept. of Electr. Eng., MIT, Cambridge, MA, USA
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
566
Lastpage :
571
Abstract :
Because magnetic effects have a much longer spatial range than electrostatic effects, an interconnect line with large inductance will be sensitive to distant variations in interconnect topology. This long range sensitivity makes it difficult to balance delays in nets like clock trees, so for such nets inductance must be minimized. In this paper we use two- and three-dimensional electromagnetic field solvers to compare dedicated ground planes to a less area-consuming approach, interdigitating the signal line with ground lines. The surprising conclusion is that with very little area penalty, interdigitated ground lines are more effective at minimizing self-inductance than ground planes.
Keywords :
circuit layout CAD; integrated circuit interconnections; clock trees; interconnect topology; layout techniques; magnetic effects; on-chip interconnect self-inductance minimisation; spatial range; Capacitance; Clocks; Delay effects; Electromagnetic fields; Inductance; Integrated circuit interconnections; Magnetic separation; Permission; Process design; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724535
Link To Document :
بازگشت