DocumentCode :
2100274
Title :
Delay estimation of VLSI circuits from a high-level view
Author :
Nemani, Mahadevamurty ; Najm, Farid N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
591
Lastpage :
594
Abstract :
Estimation of the delay of a Boolean function from its functional description is an important step towards design exploration at the register transfer level (RTL). This paper addresses the problem of estimating the delay of certain optimal multi-level implementations of combinational circuits, given only their functional description. The proposed delay model uses a new complexity measure called the delay measure to estimate the delay. It has an advantage that it can be used to predict both, the minimum delay (associated with an optimum delay implementation) and the maximum delay (associated with an optimum area implementation) of a Boolean function without actually resorting to logic synthesis. The model is empirical and results demonstrating its feasibility and utility are presented.
Keywords :
VLSI; combinational circuits; computational complexity; delays; logic design; Boolean function; VLSI circuits; combinational circuits; delay estimation; design exploration; functional description; high-level view; logic synthesis; maximum delay; optimum area implementation; optimum delay implementation; register transfer level; Boolean functions; Combinational circuits; Delay estimation; Design automation; Equations; Permission; Process design; Registers; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724540
Link To Document :
بازگشت