Title :
Finite Precision Analysis of the 3GPP Standard Turbo Decoder for Fixed-Point Implementation in FPGA Devices
Author :
Morales-Cortes, A. ; Parra-Michel, R. ; Gonzalez-Perez, Luis F. ; Cervantes, T.G.
Author_Institution :
Dept. of Electr. Eng., CINVESTAV-IPN, Guadalajara
Abstract :
FPOAs are reconfigurable devices similar to FPGAs but offer a much higher level of abstraction than the gate level. The main advantage of FPOAs is their deterministic on chip network, which guarantees that an application executes at the design frequency. Mathstarpsilas current toolflow requires constant manual guidance to place and route a design. In this paper we propose a finite domain Constraint Satisfaction (CS) based approach, which considers the communication delay between hardware resources to ensure that they meet the designpsilas timing requirement. We tested our Placement tool using a parameterized design test generator, and a 48-tap FIR filter. The tool reported a feasible solution for problems with known solutions, typically within a few seconds.
Keywords :
3G mobile communication; constraint theory; decoding; field programmable gate arrays; turbo codes; 3GPP standard turbo decoder; 48-tap FIR filter; FPGA devices; FPOA; Mathstar current toolflow; communication delay; design frequency; deterministic on chip network; finite domain constraint satisfaction; finite precision analysis; fixed-point implementation; hardware resources; parameterized design test generator; placement tool; reconfigurable devices; timing requirement; Algorithm design and analysis; Code standards; Communication standards; Convolutional codes; Decoding; Digital signal processing; Field programmable gate arrays; Fixed-point arithmetic; Hardware; Turbo codes;
Conference_Titel :
Reconfigurable Computing and FPGAs, 2008. ReConFig '08. International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-3748-1
Electronic_ISBN :
978-0-7695-3474-9
DOI :
10.1109/ReConFig.2008.82