DocumentCode :
2100695
Title :
Low Latency Clock Domain Transfer for Simultaneously Mesochronous, Plesiochronous and Heterochronous Interfaces
Author :
Williams, Wade L. ; Madrid, Philip E. ; Johnson, Scott C.
Author_Institution :
Adv. Micro Devices, Sunnyvale, CA
fYear :
2007
fDate :
12-14 March 2007
Firstpage :
196
Lastpage :
204
Abstract :
Microprocessors are employing higher levels of system integration for both higher performance and lower system cost. In doing so, problems that used to be apparent inter-device are now found intra- processor. The integration of the processor core with other units such as the north bridge often increase the number of clock domains within the device. In addition, the frequency of the external interfaces has increased at a much higher rate than the processor frequency. This trend will continue with the advent of multi-core processors which have increasing bandwidth demands. However, as the characteristics of the clock domains become more complex, the problem compounds the burden on the clock domain transfer mechanism to achieve low latency. Presented here is an easily implementable, low latency solution for clock domain transfer in the presence of high frequency mesochronous, plesiochronous, and heterochronous clock signaling.
Keywords :
clocks; microprocessor chips; bandwidth demand; heterochronous clock signaling; low latency clock domain transfer; mesochronous interface; microprocessor; multicore processor; plesiochronous interface; Bandwidth; Bridges; Clocks; Costs; Delay; Frequency; Microprocessors; Multicore processing; Phase locked loops; Protocols;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2007. ASYNC 2007. 13th IEEE International Symposium on
Conference_Location :
Berkeley, CA
ISSN :
1522-8681
Print_ISBN :
0-7695-2771-X
Type :
conf
DOI :
10.1109/ASYNC.2007.21
Filename :
4137045
Link To Document :
بازگشت