DocumentCode :
2101844
Title :
Formal Verification of Device State Chart Models
Author :
Corno, Fulvio ; Sanaullah, Muhammad
Author_Institution :
Dipt. di Autom. e Inf., Politec. di Torino, Torino, Italy
fYear :
2011
fDate :
25-28 July 2011
Firstpage :
66
Lastpage :
73
Abstract :
Design and development of increasingly complex intelligent environments require rich design flows that include strong validation and verification methodologies. Formal verification techniques are often advocated, and they require formally described models of the smart home devices, their interconnections, and their controlling algorithms. Complete verification can only be achieved if all used models are verified, including individual device models. This paper proposes an approach to formally verify the correctness of device models described as UML State Charts, by checking their consistency with respect to the properties, declared in an Ontology, for the categories to which each device belongs. The paper describes the verification methodology and presents some first verification results.
Keywords :
Unified Modeling Language; formal verification; ontologies (artificial intelligence); UML state chart; complex intelligent environment; device state chart model; formal verification; ontology; smart home device; validation methodology; Algorithm design and analysis; Ontologies; Performance evaluation; Smart homes; Switches; Unified modeling language; Formal Verification; Intelligent Environment; Model Checking; Smart Home; State Charts;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Environments (IE), 2011 7th International Conference on
Conference_Location :
Nottingham
Print_ISBN :
978-1-4577-0830-5
Electronic_ISBN :
978-0-7695-4452-6
Type :
conf
DOI :
10.1109/IE.2011.36
Filename :
6063367
Link To Document :
بازگشت