DocumentCode :
2102340
Title :
Identification of unsettable flip-flops for partial scan and faster ATPG
Author :
Hartanto, I. ; Boppana, V. ; Fuchs, W.K.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
fYear :
1996
fDate :
10-14 Nov. 1996
Firstpage :
63
Lastpage :
66
Abstract :
State justification is a time-consuming operation in test generation for sequential circuits. In this paper, we present a technique to rapidly identify state elements (hip-hops) that are either difficult to set or unsettable. This is achieved by performing test generation on certain transformed circuits to identify state elements that are not settable to specific logic values. Two applications that benefit from this identification are sequential circuit test generation and partial scan design. The knowledge of the state space is shown to be useful in creating early backtracks in deterministic test generation. Partial scan selection is also shown to benefit from the knowledge of the difficult-to-set hip-hops. Experiments on the ISCAS89 circuits are presented to show the reduction in time for test generation and the improvements in the testability of the resulting partial scan circuits.
Keywords :
automatic testing; flip-flops; logic testing; sequential circuits; ATPG; ISCAS89 circuits; deterministic test generation; difficult-to-set hip-hops; hip-hops; partial scan; sequential circuits test generation; state elements; state justification; transformed circuits; unsettable flip-flops identification; Automatic test pattern generation; Circuit faults; Circuit testing; Fault diagnosis; Flip-flops; Logic testing; Performance evaluation; Sequential analysis; Sequential circuits; State-space methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1996. ICCAD-96. Digest of Technical Papers., 1996 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-7597-7
Type :
conf
DOI :
10.1109/ICCAD.1996.568941
Filename :
568941
Link To Document :
بازگشت