DocumentCode :
2102507
Title :
Simulation-based techniques for dynamic test sequence compaction
Author :
Rudnick, E.M. ; Patel, J.H.
Author_Institution :
Center for Reliable & High Performance Comput., Illinois Univ., Urbana, IL, USA
fYear :
1996
fDate :
10-14 Nov. 1996
Firstpage :
67
Lastpage :
73
Abstract :
Simulation-based techniques for dynamic compaction of test sequences are proposed. The first technique uses a fault simulator to remove test vectors from the partially-specified test sequence generated by a deterministic test generator if the vectors are not needed to detect the target fault, considering that the circuit state may be known. The second technique uses genetic algorithms to fill the unspecified bits in the partially-specified test sequence in order to increase the number of faults detected by the sequence. Significant reductions in test set sizes were observed for all benchmark circuits studied. Fault coverages improved for many of the circuits, and execution times often dropped as well, since fewer faults had to be targeted by the computation-intensive deterministic test generator.
Keywords :
genetic algorithms; logic CAD; sequential circuits; benchmark circuits; computation-intensive deterministic test generator; deterministic test generator; dynamic test sequence compaction; execution times; fault simulator; genetic algorithms; partially-specified test sequence; simulation-based techniques; test vectors; Circuit faults; Circuit simulation; Circuit testing; Compaction; Computational modeling; Electrical fault detection; Fault detection; Performance evaluation; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1996. ICCAD-96. Digest of Technical Papers., 1996 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-7597-7
Type :
conf
DOI :
10.1109/ICCAD.1996.568942
Filename :
568942
Link To Document :
بازگشت