Title :
The study of damage generation in n-channel MOS transistors operating in the substrate enhanced gate current regime
Author :
Mohapatra, Nihar R. ; Mahapatra, S. ; Rao, V. Ramgopal
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Mumbai, India
Abstract :
This paper analyzes in detail the damage generation in n-channel MOS transistors operating in the substrate enhanced gate current (SEGC) regime. The results are also compared with the damage generated during conventional hot carrier stress experiments. Stressing and charge pumping experiments are carried out to study the degradation with different substrate bias. Our results clearly show that the application of a substrate bias enhances degradation, which is strongly dependent on the transverse electric field and spread of the interface trap profile. The possible mechanisms responsible for such trends are discussed.
Keywords :
MOSFET; electron traps; impact ionisation; semiconductor device measurement; semiconductor device reliability; charge pumping experiments; damage generation; interface trap profile; n-channel MOS transistors; substrate bias; substrate enhanced gate current regime; transverse electric field; Charge measurement; Charge pumps; Current measurement; Degradation; Hot carriers; Impact ionization; MOSFETs; Nonvolatile memory; Stress; Substrate hot electron injection;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2002. IPFA 2002. Proceedings of the 9th International Symposium on the
Print_ISBN :
0-7803-7416-9
DOI :
10.1109/IPFA.2002.1025606