DocumentCode :
2103253
Title :
Failure analysis of ESD damage in a high-voltage driver IC and the effective ESD protection solution [CMOS]
Author :
Ker, Ming-Dou ; Peng, Jeng-Jie ; Jiang, Hsin-Chin
Author_Institution :
Nanoelectronics & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Taiwan
fYear :
2002
fDate :
2002
Firstpage :
84
Lastpage :
89
Abstract :
The internal damage issue caused by ESD stress was investigated through a real case of high-voltage driver IC with separated power pins. After the HBM ESD tests applied on silicon chips of the original design, failure analysis was done with the help of OM and SEM to find out the failure spots. The results of failure analysis show that the internal damages on the interface circuit of two circuit blocks are caused due to the absence of the VDD-to-VSS power-rail ESD cell and the ESD cell of connecting different ground lines. By using the proposed effective ESD protection solution, the HBM ESD robustness of the high-voltage driver IC product can be improved to greater than 2.0kV.
Keywords :
CMOS integrated circuits; driver circuits; electrostatic discharge; failure analysis; integrated circuit reliability; integrated circuit testing; power integrated circuits; protection; 2.0 kV; ESD damage; ESD protection solution; ESD robustness; HBM ESD tests; Si; failure analysis; high-voltage driver IC; internal damage issue; power-rail ESD cell; separated power pins; CMOS integrated circuits; Circuit testing; Driver circuits; Electrostatic discharge; Failure analysis; Internal stresses; Joining processes; Pins; Protection; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2002. IPFA 2002. Proceedings of the 9th International Symposium on the
Print_ISBN :
0-7803-7416-9
Type :
conf
DOI :
10.1109/IPFA.2002.1025617
Filename :
1025617
Link To Document :
بازگشت