Title :
Electrical analysis to fault isolate defects in 6T memory cells
Author :
Wong, V.K. ; Lock, C.H. ; Siek, K.H. ; Tan, P.J.
Author_Institution :
Intel Technology Sdn. Bhd, Penang, Malaysia
Abstract :
A simple defect localization scheme for 6 transistor SRAM cells was presented. Parametric measurements for all transistors forming the pull ups and pull downs enable the understanding of the change in feedback behaviour of the memory cell, leading to failure models and defect behaviour. This technique leads to an intuitive and time efficient method to identify failing areas in the memory cell. It underscores the importance of circuit analysis before embarking on physical failure analysis to reduce the area for physical analysis and increase chances of finding the actual defect.
Keywords :
SRAM chips; cellular arrays; circuit feedback; fault diagnosis; integrated circuit measurement; integrated circuit modelling; integrated circuit reliability; 6T memory cells; SRAM cells; circuit analysis; defect behaviour; defect localization scheme; failure models; fault isolation; feedback behaviour; parametric measurements; pull downs; pull ups; time efficient method; Circuit analysis; Circuit faults; Circuit testing; Design for testability; Failure analysis; Microprocessors; Optical device fabrication; Random access memory; Spatial resolution; Turning;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2002. IPFA 2002. Proceedings of the 9th International Symposium on the
Print_ISBN :
0-7803-7416-9
DOI :
10.1109/IPFA.2002.1025622