Title :
Multi-core SoC architecture exploration with radar digital system based on dataflow graph method
Author :
Zhiyuan Lu ; Yuanyi Shen ; Hu He
Author_Institution :
Inst. of Microelectron. Tsinghua Univ., Beijing, China
Abstract :
This article outlines a fully complete process in the term of exploration and evaluation about the multi-core SoC architecture with target radar algorithms computing on it. As powerful radar system is in need and SoC technology is widely used in radar field, architecture considers not only speed of processing units but also large data throughput of multi-channels. This work focuses on the architecture exploration of radar signal processing system by using dataflow graph method. After creating dataflow graphs and accurate architecture models in SystemC-based simulation platform at system level, dataflow graph mapping strategy can be implemented into the models. Static computation and dynamic simulation with precise simulation results are used to analyze the mapping strategy and architecture. The one which can best fulfill the demand of target application at a lower cost is the purpose. A specific optional SoC architecture and several algorithms are used as an example to illustrate this complete process.
Keywords :
data flow graphs; multiprocessing systems; radar computing; system-on-chip; SystemC-based simulation platform; data throughput; dataflow graph mapping strategy; dynamic simulation; multichannels; multicore SoC architecture exploration; processing unit speed; radar digital system; radar field; radar signal processing system; static computation; target radar algorithms computing; Algorithm design and analysis; Computational modeling; Computer architecture; Digital signal processing; Hardware; Radar; System-on-chip;
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2013 IEEE 20th International Conference on
Conference_Location :
Abu Dhabi
DOI :
10.1109/ICECS.2013.6815490