Title :
Quarc: A High-Efficiency Network on-Chip Architecture
Author :
Moadeli, Mahmoud ; Maji, Partha ; Vanderbauwhede, Wim
Author_Institution :
Dept. of Comput. Sci., Univ. of Glasgow Glasgow, Glasgow
Abstract :
Th novel Quarc NoC architecture, inspired by the Spidergon scheme is introduced as a NoC architecture that is highly efficient in performing collective communication operations including broadcast and multicast. The efficiency of the Quarc architecture is achieved through balancing the traffic which is the result of the modifications applied to the topology and the routing elements of the Spidergon NoC. This paper provides an ASIC implementation of both architectures using UMCpsilas 0.13 mum CMOS technology and demonstrates an analysis and comparison of the cost and performance between the Quarc and the Spidergon NoCs.
Keywords :
CMOS integrated circuits; application specific integrated circuits; network routing; network topology; network-on-chip; ASIC implementation; CMOS technology; Quarc NoC architecture; Spidergon NoC; collective communication operation; network on-chip; network routing element; network topology; size 0.13 mum; Broadcasting; CMOS technology; Communication switching; Computer architecture; Computer networks; Costs; Network topology; Network-on-a-chip; Routing; Telecommunication traffic; ASIC; Network On Chip; Quarc;
Conference_Titel :
Advanced Information Networking and Applications, 2009. AINA '09. International Conference on
Conference_Location :
Bradford
Print_ISBN :
978-1-4244-4000-9
Electronic_ISBN :
1550-445X
DOI :
10.1109/AINA.2009.64