Title :
Integration of thermal management and floorplanning based on three-dimensional layout representations
Author :
Budhathoki, Puskar ; Knechtel, Johann ; Henschel, Andreas ; Elfadel, Ibrahim Abe M.
Author_Institution :
Inst. Center for Smart Infrastruct. (iSmart), Masdar Inst. of Sci. & Technol., Abu Dhabi, United Arab Emirates
Abstract :
Three-dimensional integrated circuits hold great promise for performance improvement and power savings through the reduction of footprint and wire length. However, the technology comes with new challenges especially in the early design stages. One such challenge is the development and use of adequate floorplan representations. Another challenge is the accounting for thermal stress during the physical design stage of 3D integrated circuits. Contrasted with the conventional, layerwise 2D floorplanning approaches, genuine 3D layout representations naturally integrate vertical relations between layers. In this paper, we present a design flow that integrates 3D floorplanning with thermal awareness based on the use of native 3D layout representations. The floorplanning phase accounts for wirelength and chip area while the thermal verification phase use the insertion of thermal through silicon vias (TSVs) to reduce the number and magnitudes of hot spots. The main contribution of this paper is the integration of both phases within an iterative loop based on native 3D layout data structures. The impact of thermal TSV insertion strongly increases with the number of chip layers. We show that as little as 0.5% average TSV density can decrease the maximum chip temperature by 15, 45 and 90 degrees for two, three and four layer configurations of exemplary 3D designs, respectively. The presented approach paves the way for thermal-driven design methods that profit from the 3D representations of layouts made of several stacked layers.
Keywords :
integrated circuit layout; thermal management (packaging); three-dimensional integrated circuits; 3D floorplanning; 3D integrated circuits; 3D layout representations; 3D representations; chip area; chip layers; design stages; floorplan representations; floorplanning phase; footprint reduction; iterative loop; layerwise 2D floorplanning approaches; native 3D layout data structures; physical design stage; stacked layers; thermal TSV insertion; thermal awareness; thermal management; thermal stress; thermal through silicon vias; thermal verification phase; thermal-driven design methods; three-dimensional integrated circuits; three-dimensional layout representations; vertical relations; wire length; Benchmark testing; Computational modeling; Layout; Thermal management; Three-dimensional displays; Through-silicon vias;
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2013 IEEE 20th International Conference on
Conference_Location :
Abu Dhabi
DOI :
10.1109/ICECS.2013.6815572