DocumentCode :
2107243
Title :
The Design of SAR Signal Processor´s Data Compress System in FPGA
Author :
Sun, ZhiJian ; Liu, XueMei ; Ji, Zhongxing
Author_Institution :
Coll. of Sci., Qingdao Technol. Univ., Qingdao
fYear :
2008
fDate :
21-22 Dec. 2008
Firstpage :
769
Lastpage :
772
Abstract :
In this paper, combined our real work, we analysis carefully the algorithmic realization of SAR Real-time Signal Processorpsilas Data Compress system in FPGA. This thesis come from the cooperative project between our lab and a Institute of General Staff. The item is star loaded SAR real-time image systems. The real-time signal processor which bases on the FPGA chips is the kernel.The research of this job is just starting in China. This paper introduces the design and realization of car-borne SAR real-time processing system by EP1S25F672C6ALTERA Co. which has an important meaning on the SAR real-time systems, gives a useful approach to processing SAR image in real time. It is sure that this technology will be applied widely in digital signal process really time.
Keywords :
design engineering; field programmable gate arrays; radar imaging; synthetic aperture radar; FPGA chips; SAR image processing; SAR real-time image system; SAR real-time signal processor data compress system; car-borne SAR real-time processing system; digital signal process; field programmable gate arrays; synthetic aperture radar; Algorithm design and analysis; Azimuth; Digital signal processing; Field programmable gate arrays; Hardware; Radar polarimetry; Real time systems; Signal design; Signal processing; Signal processing algorithms; Data Compress system; FPGA; SAR Real-time Signal Processor; high-speed FFT;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Information Technology Application Workshops, 2008. IITAW '08. International Symposium on
Conference_Location :
Shanghai
Print_ISBN :
978-0-7695-3505-0
Type :
conf
DOI :
10.1109/IITA.Workshops.2008.33
Filename :
4732050
Link To Document :
بازگشت