DocumentCode :
2108800
Title :
Fast waveform digitization with the DRS chip
Author :
Ritt, S.
Author_Institution :
Paul Soherrer Inst., Villigen
fYear :
2007
fDate :
April 29 2007-May 4 2007
Firstpage :
1
Lastpage :
3
Abstract :
The DRS chip was developed recently at PSI, Switzerland, using a 0.25 mum radiation hard CMOS technology. It implements a series of switched capacitor arrays (SCA), which allow the digitization of signals at speeds up to 5 GHz, at a power consumption and fabrication cost orders of magnitude lower than conventional flash ADCs. This allows a new generation of experiments with superior pile-up rejection and pulse shape discrimination, while simultaneously eliminating the need for traditional ADCs and TDCs. This paper explains the operating principle of the DRS chip and describes the deployment in the MEG experiment using 3000 channels in the MIDAS DAQ framework. Real time aspects of the data acquisition are covered and solutions are shown how to overcome the 880 MB/s raw data rate of the MEG experiment.
Keywords :
CMOS digital integrated circuits; data acquisition; nuclear electronics; ASIC; DRS chip; Domino Ring Sampler; MEG experiment; MIDAS DAQ framework; application-specific integrated circuit; data acquisition; fast waveform digitization; pulse shape discrimination; radiation hard CMOS technology; switched capacitor arrays; Application specific integrated circuits; CMOS technology; Capacitors; Clocks; Data acquisition; Frequency; Inverters; Sampling methods; Signal generators; Timing; Application-specific integrated circuit (ASIC); Data compression; Switched capacitor array (SCA); Waveform analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real-Time Conference, 2007 15th IEEE-NPSS
Conference_Location :
Batavia, IL
Print_ISBN :
978-1-4244-0866-5
Electronic_ISBN :
978-1-4244-0867-2
Type :
conf
DOI :
10.1109/RTC.2007.4382753
Filename :
4382753
Link To Document :
بازگشت