DocumentCode :
2109966
Title :
Maximally Redundant High-Radix Signed-Digit Adder: New Algorithm and Implementation
Author :
Timarchi, Somayeh ; Navi, Keivan ; Kavehei, Omid
Author_Institution :
Fac. of Electr. & Comput. Eng., Shahid Beheshti Univ. GC, Tehran
fYear :
2009
fDate :
13-15 May 2009
Firstpage :
97
Lastpage :
102
Abstract :
Redundant number systems have been widely used in fast arithmetic circuits design. Signed-digit (SD) or generally high-radix SD (HRSD) number system is one of the most important redundant number systems. HRSD additions are used in many arithmetic functions as basic operations. Hence, improving the additions characteristics will improve the performance of almost all arithmetic modules. Several HRSD adders have been introduced in literatures. In this paper a new maximally redundant HRSD adder is proposed. This adder is compared to some most efficient HRSD adders previously published. The proposed adder is fabricated using a standard TSMC 65 nm CMOS technology at 1 volt supply voltage. The adder consumes 2.5% less power than the best previous published HRSD design. These implementations are also synthesized with FPGA flow on Xilinx Virtex2. The experimental result shows 5% and 6% decreases in the area and delay, respectively.
Keywords :
CMOS logic circuits; adders; digital arithmetic; field programmable gate arrays; logic design; CMOS technology; FPGA flow; Xilinx Virtex2; fast arithmetic circuits design; high-radix signed-digit adder; redundant number systems; size 65 nm; voltage 1 V; Adders; Australia; CMOS technology; Circuit synthesis; Design engineering; Digital arithmetic; Field programmable gate arrays; Integrated circuit technology; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2009. ISVLSI '09. IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4244-4408-3
Electronic_ISBN :
978-0-7695-3684-2
Type :
conf
DOI :
10.1109/ISVLSI.2009.30
Filename :
5076390
Link To Document :
بازگشت