DocumentCode :
2110327
Title :
An Analytical Model to Study Optimal Area Breakdown between Cores and Caches in a Chip Multiprocessor
Author :
Oh, Taecheol ; Lee, Hyunjin ; Lee, Kiyeon ; Cho, Sangyeun
Author_Institution :
Dept. of Comput. Sci., Univ. of Pittsburgh, Pittsburgh, PA
fYear :
2009
fDate :
13-15 May 2009
Firstpage :
181
Lastpage :
186
Abstract :
A key design issue for chip multiprocessors (CMPs) is how to exploit the finite chip area to get the best system throughput.The most dominant area-consuming components in a CMP are processor cores and caches today.There is an important trade-off between the number of cores and the amount of cache in a single CMP chip.If we have too few cores, the system throughput will be limited by the number of threads.If we have too small cache capacity, the system may perform poorly due to frequent cache misses.This paper presents a simple and effective analytical model to study the trade-off of the core count and the cache capacity in a CMP under a finite die area constraint.Our model differentiates shared, private, and hybrid cache organizations.Our work will complement more detailed yet time-consuming simulation approaches by enabling one to quickly study how key chip area allocation parameters affect the system performance.
Keywords :
cache storage; microprocessor chips; area-consuming components; chip multiprocessor; optimal area breakdown; processor caches; processor cores; Analytical models; Bandwidth; Computer Society; Computer science; Design methodology; Electric breakdown; Space exploration; Throughput; Very large scale integration; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2009. ISVLSI '09. IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4244-4408-3
Electronic_ISBN :
978-0-7695-3684-2
Type :
conf
DOI :
10.1109/ISVLSI.2009.27
Filename :
5076404
Link To Document :
بازگشت