DocumentCode :
2110469
Title :
Testing of Timer Function Blocks in FBD
Author :
Jee, Eunkyoung ; Jeon, Seungjae ; Bang, Hojung ; Cha, Sungdeok ; Yoo, Junbeom ; Park, Geeyong ; Kwon, Keechoon
Author_Institution :
Div. of Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon
fYear :
2006
fDate :
6-8 Dec. 2006
Firstpage :
243
Lastpage :
250
Abstract :
Testing for time-related behaviors of PLC software is important and should be performed carefully. We propose a structural testing technique on function block diagram (FBD) networks including timer function blocks. In order to test FBD networks including timer function blocks, we generate templates for timer function blocks and transform a unit FBD into a flow-graph using the proposed templates. We apply existing testing techniques to the generated flowgraph and describe how the characteristics of timer function blocks are reflected in the testing process. By the proposed method, FBD networks including timer function blocks can be tested thoroughly without the intermediate code which was essential in the previous FBD testing. To demonstrate the effectiveness of the proposed method, we use a trip logic of bistable processor of digital plant protection systems which is being developed in Korea.
Keywords :
program testing; programmable controllers; safety-critical software; FBD; PLC software; bistable processor; digital plant protection systems; flow graph; function block diagram; structural testing technique; timer function blocks; trip logic; Automatic control; Computer languages; Control systems; Electronic equipment testing; Logic; Programmable control; Protection; Software quality; Software safety; Software testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Software Engineering Conference, 2006. APSEC 2006. 13th Asia Pacific
Conference_Location :
Kanpur
ISSN :
1530-1362
Print_ISBN :
0-7695-2685-3
Type :
conf
DOI :
10.1109/APSEC.2006.55
Filename :
4137424
Link To Document :
بازگشت