DocumentCode :
2110825
Title :
A Low Cost Low Power Quaternary LUT Cell for Fault Tolerant Applications in Future Technologies
Author :
Rhod, E.L. ; Carro, L.
Author_Institution :
Programa de Pos-Grad. em Microeletronica, Univ. Fed. do Rio Grande do Sul, Porto Alegre
fYear :
2009
fDate :
13-15 May 2009
Firstpage :
292
Lastpage :
297
Abstract :
Field programmable gate arrays offer flexibility to program hardware systems together with the possibility to explore any level of parallelism available in the application. Unfortunately, this flexibility costs a huge amount of circuit area necessary to implement all the routing switches and wires. Also, device scaling in new and future technologies brings along a severe increase in the soft error rate of circuits, for combinational and sequential logic. In order to reduce the impact of the wires and switches and cope with SETs in FPGAs, this work proposes a low power voltage-mode quaternary LUT (QLUT) design that uses quaternary logic to reduce the area spent in switches and routing wires. At the same time, the proposed QLUT provides robustness against SETs. Results show that the fault tolerant QLUT here proposed detects all faults that can cause an error with significant less area and less power when comparing to the binary correspondent LUT protected with the DWC technique. In order to evaluate how the proposed QLUT will deal with the process variability of sub 90 nm technologies, extensive Monte Carlo simulations were performed and these results are here discussed.
Keywords :
Monte Carlo methods; fault tolerant computing; field programmable gate arrays; logic design; FPGA; Monte Carlo simulations; combinational logic; fault tolerance; field programmable gate arrays; low cost low power quaternary; routing switches; sequential logic; Costs; Fault tolerance; Field programmable gate arrays; Flexible printed circuits; Hardware; Routing; Switches; Switching circuits; Table lookup; Wires; Fault Tolerance; LUT; Quaternary logic; Variability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2009. ISVLSI '09. IEEE Computer Society Annual Symposium on
Conference_Location :
Tampa, FL
Print_ISBN :
978-1-4244-4408-3
Electronic_ISBN :
978-0-7695-3684-2
Type :
conf
DOI :
10.1109/ISVLSI.2009.34
Filename :
5076423
Link To Document :
بازگشت