DocumentCode :
2111018
Title :
Experimental verification of loss reduction in diode-clamped multilevel inverters
Author :
Sato, Yukihiko ; Ito, Takumi
Author_Institution :
Dept. of Electr. & Electron. Eng., Chiba Univ., Chiba, Japan
fYear :
2011
fDate :
17-22 Sept. 2011
Firstpage :
190
Lastpage :
196
Abstract :
Recently, power converters with lower power loss and lower electromagnetic interference (EMI) are required in many applications. To satisfy these requirements, diode-clamped multilevel inverters are investigated. In this case, the voltage balancing circuit must be connected to the DC capacitors because the DC voltages tend to unbalance when the number of the output level exceeds three. For this purpose, a voltage balancing circuit based on a RSCC is expected to be a practical solution. So far, the experimental investigations of the loss reduction in diode-clamped multilevel inverters with a voltage balancing circuit have hardly been carried out. In this paper, an experimental investigation employing prototype diode-clamped multilevel inverters of several different numbers of levels is presented. From these results, the effectiveness in the loss reduction by the increase of the number of level in diode-clamped multilevel inverters and the quality improvements of the output waveforms without deteriorating the efficiency are demonstrated.
Keywords :
electromagnetic interference; invertors; resonant power convertors; switched capacitor networks; DC capacitors; diode-clamped multilevel inverters; electromagnetic interference; loss reduction; power converters; power loss; voltage balancing circuit; Capacitors; Inverters; MOSFETs; Motor drives; Prototypes; Switches; Switching loss;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Energy Conversion Congress and Exposition (ECCE), 2011 IEEE
Conference_Location :
Phoenix, AZ
Print_ISBN :
978-1-4577-0542-7
Type :
conf
DOI :
10.1109/ECCE.2011.6063768
Filename :
6063768
Link To Document :
بازگشت